

LT3055

# 500mA, Linear Regulator with Precision Current Limit and Diagnostics

### DESCRIPTION

The LT®3055 is a micropower, low noise, low dropout voltage (LDO) linear regulator. The device supplies 500mA of output current with a dropout voltage of 350mV. A 10nF bypass capacitor reduces output noise to  $25\mu V_{RMS}$  in a 10Hz to 100kHz bandwidth and soft starts the reference. The LT3055's ±45V input voltage rating combined with its precision current limit and diagnostic functions make the IC an ideal choice for robust, high reliability applications.

A single resistor programs the LT3055's current limit, accurate to  $\pm 10\%$  over a wide input voltage and temperature range. Another resistor programs the LT3055's minimum output current monitor, useful for detecting open-circuit conditions. The current monitor function sources a current equal to 1/500th of output current. Logic fault pins assert low if the LT3055 is in current limit (FAULT2), operating below its minimum output current (FAULT1) or is in thermal limit (both FAULT1 and FAULT2). PWRGD indicates output regulation. The TEMP pin indicates average die temperature.

The LT3055 optimizes stability and transient response with low ESR ceramic capacitors, requiring a minimum of  $3.3\mu$ F Internal protection circuitry includes current limiting, thermal limiting, reverse battery protection, reverse current protection and reverse output protection.

The LT3055 is available as an adjustable device with an output voltage range from 0.6V to 40V.

### FEATURES

- Output Current: 500mA
- Dropout Voltage: 350mV
- Input Voltage Range: 2V to 45V
- Programmable Precision Current Limit: ±10%
- Output Current Monitor: 1/500th of I<sub>OUT</sub>
- Programmable Minimum I<sub>OUT</sub> Monitor
- Temperature Monitor: 10mV/°C
- FAULT Indicator: Current Limit, Thermal Limit or Minimum I<sub>OUT</sub>
- Low Noise: 25µV<sub>RMS</sub> (10Hz to 100kHz)
- Adjustable Output (V<sub>REF</sub> = V<sub>OUT(MIN)</sub> = 0.6V)
- Output Tolerance: ±2% Over Load, Line and Temperature
- Stable with Low ESR, Ceramic Output Capacitors (3.3µF Minimum)
- Shutdown Current: <1µA</p>
- Reverse Battery and Thermal Limit Protection
- 16-Lead 4mm × 3mm DFN and MSOP Packages

# **APPLICATIONS**

- Protected Antenna Supplies
- Automotive Telematics
- Industrial Applications (Trucks, Forklifts, etc.)
- High Reliability Applications
- Noise-Sensitive RF or DSP Supplies

# TYPICAL APPLICATION

5V Supply with 497mA Precision Current Limit, 10mA  $I_{MIN}$ 



#### Precision Current Limit, $R_{IMAX} = 604\Omega$



T LINEAR TECHNOLOGY

# ABSOLUTE MAXIMUM RATINGS (Note 1)

| IN Pin Voltage                       | ±50V       |
|--------------------------------------|------------|
| OUT Pin Voltage                      |            |
| Input-to-Output Differential Voltage | +50V, -40V |
| ADJ Pin Voltage                      | ±50V       |
| SHDN Pin Voltage                     | ±50V       |
| FAULT1, FAULT2, PWRGD Pin Voltage    | –0.3V, 50V |
| I <sub>MON</sub> Pin Voltage         | –0.3V, 7V  |
| I <sub>MIN</sub> Pin Voltage         | –0.3V, 7V  |
| I <sub>MAX</sub> Pin Voltage         | –0.3V, 7V  |
| TEMP Pin Voltage                     | –0.3V, 7V  |

| REF/BYP Pin Voltage                      | 1V           |
|------------------------------------------|--------------|
| Output Short-Circuit Duration            | Indefinite   |
| Operating Junction Temperature Range (No | tes 2, 3)    |
| E-, I-Grades–4                           | 0°C to 125°C |
| MP-Grade                                 | 5°C to 150°C |
| H-Grade40                                | 0°C to 150°C |
| Storage Temperature Range68              | 5°C to 150°C |
| Lead Temperature: (Soldering, 10 sec)    |              |
| MSOP Package Only                        | 300°C        |

# PIN CONFIGURATION



# ORDER INFORMATION

| LEAD FREE FINISH | TAPE AND REEL     | PART MARKING* | PACKAGE DESCRIPTION             | TEMPERATURE RANGE |
|------------------|-------------------|---------------|---------------------------------|-------------------|
| LT3055EMSE#PBF   | LT3055EMSE#TRPBF  | 3055          | 16-Lead Plastic MSOP            | -40°C to 125°C    |
| LT3055IMSE#PBF   | LT3055IMSE#TRPBF  | 3055          | 16-Lead Plastic MSOP            | -40°C to 125°C    |
| LT3055MPMSE#PBF  | LT3055MPMSE#TRPBF | 3055          | 16-Lead Plastic MSOP            | –55°C to 150°C    |
| LT3055HMSE#PBF   | LT3055HMSE#TRPBF  | 3055          | 16-Lead Plastic MSOP            | -40°C to 150°C    |
| LT3055EDE#PBF    | LT3055EDE#TRPBF   | 3055          | 16-Lead (4mm × 3mm) Plastic DFN | -40°C to 125°C    |
| LT3055IDE#PBF    | LT3055IDE#TRPBF   | 3055          | 16-Lead (4mm × 3mm) Plastic DFN | -40°C to 125°C    |

Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container. Consult LTC Marketing for information on non-standard lead based finish parts.

For more information on lead free part marking, go to: http://www.linear.com/leadfree/ For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/



3055f

# **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. (Note 2)

| PARAMETER                                                                | CONDITIONS                                                                                                                                                    |   | MIN        | ТҮР                           | MAX                            | UNITS                      |
|--------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|---|------------|-------------------------------|--------------------------------|----------------------------|
| Minimum Input Voltage (Note 3, 11)                                       | I <sub>LOAD</sub> = 500mA                                                                                                                                     |   |            | 1.8                           | 2.2                            | V                          |
| ADJ Pin Voltage (Note 3, 4)                                              | V <sub>IN</sub> = 2.2V, I <sub>LOAD</sub> = 1mA<br>2.2V < V <sub>IN</sub> < 45V, 1mA < I <sub>LOAD</sub> < 500mA                                              | • | 594<br>588 | 600                           | 606<br>612                     | mV<br>mV                   |
| Line Regulation (Note 3)                                                 | $\Delta V_{IN}$ = 2.2V to 45V, I <sub>LOAD</sub> = 1mA                                                                                                        |   |            | 0.25                          | 3                              | mV                         |
| Load Regulation (Note 3)                                                 | $V_{IN}$ = 2.2V, $I_{LOAD}$ = 1mA to 500mA                                                                                                                    |   |            | 0.5                           | 4                              | mV                         |
| Dropout Voltage, $V_{IN} = V_{OUT(NOMINAL)}$ (Notes 5, 6)                | I <sub>LOAD</sub> = 10mA                                                                                                                                      | • |            | 140                           | 175<br>260                     | mV<br>mV                   |
|                                                                          | I <sub>LOAD</sub> = 50mA                                                                                                                                      | • |            | 200                           | 250<br>370                     | mV<br>mV                   |
|                                                                          | I <sub>LOAD</sub> = 100mA                                                                                                                                     | • |            | 225                           | 275<br>410                     | mV<br>mV                   |
|                                                                          | I <sub>LOAD</sub> = 500mA                                                                                                                                     | • |            | 350                           | 400<br>590                     | mV<br>mV                   |
| GND Pin Current, $V_{IN} = V_{OUT(NOMINAL)} + 0.6V$<br>(Notes 6, 7)      | $I_{LOAD} = 0mA$ $I_{LOAD} = 1mA$ $I_{LOAD} = 10mA$ $I_{LOAD} = 100mA$ $I_{LOAD} = 500mA$                                                                     |   |            | 65<br>100<br>270<br>1.8<br>11 | 130<br>200<br>550<br>4.5<br>25 | μΑ<br>μΑ<br>μΑ<br>mA<br>mA |
| Quiescent Current in Shutdown                                            | $V_{IN} = 45V, V_{\overline{SHDN}} = 0V$                                                                                                                      |   |            | 0.2                           | 1                              | μA                         |
| ADJ Pin Bias Current (Notes 3,12)                                        | V <sub>IN</sub> = 12V                                                                                                                                         |   |            | 16                            | 60                             | nA                         |
| Output Voltage Noise                                                     | $C_{OUT} = 10\mu$ F, $I_{LOAD} = 500$ mA, $V_{OUT} = 600$ mV, BW = 10Hz to 100kHz                                                                             |   |            | 90                            |                                | μV <sub>RMS</sub>          |
|                                                                          | $C_{OUT}$ = 10µF, $C_{BYP}$ = 10nF, $I_{LOAD}$ = 500mA,<br>$V_{OUT}$ = 600mV, BW = 10Hz to 100kHz                                                             |   |            | 25                            |                                | μV <sub>RMS</sub>          |
| Shutdown Threshold                                                       | $V_{OUT} = Off to On V_{OUT} = On to Off$                                                                                                                     | • | 0.9        | 1.3<br>1.1                    | 1.42                           | V<br>V                     |
| SHDN Pin Current (Note 13)                                               |                                                                                                                                                               | • |            | 0.5                           | 1<br>3                         | μΑ<br>μΑ                   |
| Ripple Rejection                                                         | $V_{IN}$ - $V_{OUT}$ = 2V, $V_{RIPPLE}$ = 0.5 $V_{P-P}$ , $f_{RIPPLE}$ = 120Hz, $I_{LOAD}$ = 500mA                                                            |   | 70         | 85                            |                                | dB                         |
| Input Reverse Leakage Current                                            | $V_{IN} = -45V, V_{OUT} = 0$                                                                                                                                  |   |            |                               | 300                            | μA                         |
| Reverse Output Current (Note 14)                                         | $V_{OUT} = 1.2V, V_{IN} = 0$                                                                                                                                  |   |            | 0                             | 10                             | μA                         |
| Internal Current Limit (Note 3)                                          |                                                                                                                                                               | • | 520        | 900                           |                                | mA<br>mA                   |
| External Programmed Current Limit, V <sub>OUT</sub> = 5V<br>(Notes 6, 8) | $\frac{5.6V < V_{IN} < 10V}{FAULT2}$ Pin Threshold (I <sub>FAULT</sub> )                                                                                      |   | 180        | 200                           | 220                            | mA                         |
|                                                                          | $\label{eq:states} \begin{array}{l} 5.6V < V_{IN} < 7V, \ V_{OUT} = 5V, \ R_{IMAX} = 604\Omega, \\ \hline FAULT2 \ Pin \ Threshold \ (I_{FAULT}) \end{array}$ | • | 445        | 495                           | 545                            | mA                         |
| FAULT, PWRGD Pins Logic Low Voltage                                      | Pull-Up Current = 50µA                                                                                                                                        |   |            | 0.14                          | 0.25                           | V                          |
| FAULT, PWRGD Pins Leakage Current                                        | $V_{\overline{FAULT1}}, V_{\overline{FAULT2}}, V_{PWRGD} = 5V$                                                                                                |   |            | 0.01                          | 1                              | μA                         |
| I <sub>MIN</sub> Threshold Accuracy (Notes 6, 9)                         | $\begin{array}{l} 5.6V < V_{IN} < 15V, \ V_{OUT} = 5V, \ R_{IMIN} = 1.2M \\ 5.6V < V_{IN} < 15V, \ V_{OUT} = 5V, \ R_{IMIN} = 120K \end{array}$               | • | 0.9<br>9   | 1<br>10                       | 1.1<br>11                      | mA<br>mA                   |
| PWRGD Trip Point                                                         | % of Nominal Output Voltage, Output Rising                                                                                                                    |   | 86         | 90                            | 94                             | %                          |
| PWRGD Trip Point Hysteresis                                              | % of Nominal Output Voltage                                                                                                                                   |   |            | 1                             |                                | %                          |



### ELECTRICAL CHARACTERISTICS The • denotes the specifications which apply over the full operating

temperature range, otherwise specifications are at  $T_A = 25^{\circ}C$ . (Note 2)

| PARAMETER                                                     | CONDITIONS                                      |   | MIN   | ТҮР          | MAX  | UNITS  |
|---------------------------------------------------------------|-------------------------------------------------|---|-------|--------------|------|--------|
| Current Monitor Ratio (Notes 6,10), Ratio = $I_{OUT}/I_{MON}$ | I <sub>LOAD</sub> = 10mA, 250mA, 500mA          | • | 450   | 500          | 550  | mA/mA  |
| TEMP Voltage (Note 16)                                        | T <sub>J</sub> = 25°C<br>T <sub>J</sub> = 125°C |   |       | 0.25<br>1.25 |      | V<br>V |
| TEMP Error (Note 16)                                          |                                                 | • | -0.08 |              | 0.08 | V      |

**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime. Absolute maximum input-to-output differential voltage is not achievable with all combinations of rated IN pin and OUT pin voltages. With the IN pin at 50V, the OUT pin may not be pulled below 0V. The total differential voltage from IN to OUT must not exceed +50V, -40V. If OUT is pulled above GND and IN, the total differential voltage from OUT to IN must not exceed 40V.

**Note 2:** The LT3055 is tested and specified under pulse load conditions such that  $T_J \sim T_A$ . The LT3055E is 100% production tested at  $T_A = 25^{\circ}$ C and performance is guaranteed from 0°C to 125°C. Performance at -40°C and 125°C is assured by design, characterization and correlation with statistical process controls. The LT3055I is guaranteed over the full -40°C to 125°C operating junction temperature range. The LT3055MP is 100% tested over the -55°C to 150°C operating junction temperature range. The LT3055H is 100% tested at 150°C operating junction temperature.

**Note 3:** The LT3055 adjustable version is tested and specified for these conditions with ADJ pin connected to the OUT pin.

**Note 4:** Maximum junction temperature limits operating conditions. Regulated output voltage specifications do not apply for all possible combinations of input voltage and output current. If operating at the maximum input voltage, limit the output current range. If operating at the maximum output current, limit the input voltage range. Current limit foldback limits the maximum output current as a function of input-tooutput voltage. See Current Limit vs  $V_{IN}$ - $V_{OUT}$  in the Typical Performance Characteristics section.

**Note 5:** Dropout voltage is the minimum differential IN-to-OUT voltage needed to maintain regulation at a specified output current. In dropout, the output voltage equals ( $V_{IN} - V_{DROPOUT}$ ). For some output voltages, minimum input voltage requirements limit dropout voltage.

**Note 6:** To satisfy minimum input voltage requirements, the LT3055 adjustable version is tested and specified for these conditions with an external resistor divider (60k bottom, 440k top) which sets  $V_{OUT}$  to 5V. The external resistor divider adds 10µA of DC load on the output. This external current is not factored into GND pin current.

**Note 7:** GND pin current is tested with  $V_{IN} = V_{OUT(NOMINAL)} + 0.6V$  and a current source load. GND pin current increases in dropout. See GND pin current curves in the Typical Performance Characteristics section.

**Note 8:** Current limit varies inversely with the external resistor value tied from the  $I_{MAX}$  pin to GND. For detailed information on how to set the  $I_{MAX}$  pin resistor value, please see the Operation section. If a programmed current limit is not needed, tie the  $I_{MAX}$  pin to GND and internal protection circuitry implements short-circuit protection as specified.

**Note 9:** The I<sub>MIN</sub> fault condition asserts if the output current falls below the I<sub>MIN</sub> threshold defined by an external resistor from the I<sub>MIN</sub> pin to GND. For detailed information on how to set the I<sub>MIN</sub> pin resistor value, please see the Operation section. If the I<sub>MIN</sub> fault condition is not needed, the I<sub>MIN</sub> pin must be left floating (unconnected).

**Note 10:** Current monitor ratio is tested with the I<sub>MON</sub> pin fixed at  $V_{OUT} - 0.5V$  and with the input range limited to  $V_{OUT} + 0.6V < V_{IN} < V_{OUT} + 10V$  for I<sub>OUT</sub> = 10mA;  $V_{OUT} + 0.6V < V_{IN} < V_{OUT} + 4V$  for I<sub>OUT</sub> = 250mA, and  $V_{OUT} + 0.6V < V_{IN} < V_{OUT} + 2V$  for I<sub>OUT</sub> = 500mA. Input voltage range conditions are set to limit power dissipation in the IC to 1W maximum for test purposes. The current monitor ratio varies slightly when in current limit or when the I<sub>MON</sub> voltage exceeds  $V_{OUT} - 0.5V$ . Please see the Operation section for more information. If the current monitor function is not needed, tie the IMON pin to GND.

**Note 11:** To satisfy requirements for minimum input voltage, current limit is tested at  $V_{IN} = V_{OUT(NOMINAL)} + 1V$  or  $V_{IN} = 2.2V$ , whichever is greater. **Note 12:** ADJ pin bias current flows out of the ADJ pin.

Note 13: SHDN pin current flows into the SHDN pin.

**Note 14:** Reverse output current is tested with the IN pin grounded and the OUT pin forced to the specified voltage. This current flows into the OUT pin and out of the GND pin.

**Note 15:** 500mA of output current does not apply to the full range of input voltage due to the internal current limit foldback.

**Note 16:** The TEMP output voltage represents the average temperature of the die while dissipating quiescent power. Due to the pass device power dissipation and temperature gradients across the die, the TEMP output voltage measurement does not guarantee that absolute maximum junction temperature is not exceeded.



30551

### TYPICAL PERFORMANCE CHARACTERISTICS $T_J = 25^{\circ}C$ , unless otherwise noted.



3055 G09

3055 G08

3055 G07



### **TYPICAL PERFORMANCE CHARACTERISTICS** T<sub>J</sub> = 25°C, unless otherwise noted.





### **TYPICAL PERFORMANCE CHARACTERISTICS** $T_J = 25$ °C, unless otherwise noted.





### **TYPICAL PERFORMANCE CHARACTERISTICS** T<sub>J</sub> = 25°C, unless otherwise noted.





# **TYPICAL PERFORMANCE CHARACTERISTICS** $T_J = 25$ °C, unless otherwise noted.



 $\begin{array}{l} \begin{array}{l} \mbox{SHDN fransient Response} \\ \mbox{CREF/BYP} = 10nF \\ \mbox{SV/DIV} \\ \mbox{SV/DIV} \\ \mbox{SV/DIV} \\ \mbox{SHDN} \\ \mbox{SHDN} \\ \mbox{SV/DIV} \end{array} \end{array}$ 

#### Precision Current Limit, R<sub>IMAX</sub> = 1.5k



 $\begin{array}{l} \mbox{Precision Current Limit,} \\ \mbox{R}_{IMAX} = 604 \Omega \end{array}$ 



I<sub>OUT</sub>/I<sub>MON</sub> Ratio, I<sub>OUT</sub> = 500mA



#### IOUT/IMON Ratio, IOUT = 500mA



**I<sub>OUT</sub>/I<sub>MON</sub> Current Ratio** 



#### **I<sub>OUT</sub>/I<sub>MON</sub> Current Ratio**



#### Minimum Output Current Threshold, R<sub>IMIN</sub> = 1.2M



3055f





### **TYPICAL PERFORMANCE CHARACTERISTICS** $T_J = 25^{\circ}C$ , unless otherwise noted.



**TEMP Output Voltage** vs Temperature 1.75 1.50 1.25 1.25 1.00 0.75 0.50 0.50 0 0 0 -0.25 -0.50 -0.75 -75 -50 -25 25 50 75 100 125 150 175 0 TEMPERATURE (°C) 3055 G47 **PWRGD** Threshold Voltage 590 580 570 ADJ PIN VOLTAGE (mV) 560 550 ADJ PIN RISING THRESHOLD 540 530 ADJ PIN FALLING THRESHOLD 520 510 500 490 \_75 \_50 \_25 0 25 50 75 100 125 150 175 TEMPERATURE (°C) 3055 G49

### PIN FUNCTIONS

**IN (Pins 1, 2):** Input. These pins supply power to the device. The LT3055 requires a local IN bypass capacitor if it is located more than six inches from the main input filter capacitor. In general, battery output impedance rises with frequency, so adding a bypass capacitor in battery-powered circuits is advisable. A bypass capacitor in the range of  $1\mu$ F to  $10\mu$ F is sufficient. See Input Capacitance and Stability in the Applications Information section for more information.

The LT3055 regulator withstands reverse voltages on the IN pins with respect to ground and the OUT pins. In the case of a reverse input, which can happen if a battery is plugged in backwards, the device acts as if there is a diode in series with its input. No reverse current flows into the regulator and no reverse voltage appears at the load. The device protects both itself and the load.

**SHDN** (Pin 3): Shutdown. Pulling the SHDN pin low puts the LT3055 into a low power state and turns the output off. Drive the SHDN pin with either logic or an open-collector/ drain with a pull-up resistor. The resistor supplies the pull-up current to the open-collector/drain logic, normally several microamperes, and the SHDN pin current, typically less than  $2\mu$ A. If unused, connect the SHDN pin to IN. The LT3055 does not function if the SHDN pin is not connected.

**FAULT1** (Pin 4), **FAULT2** (Pin 5): Fault Indicator Pins. FAULT1 and FAULT2 are open-collector logic pins. If the output current drops below the minimum current threshold, FAULT1 asserts low. If the output current exceeds the current limit threshold, FAULT2 asserts low. If the LT3055 enters thermal shutdown, both FAULT1 and FAULT2 assert low. The FAULT1 and FAULT2 pins are capable of sinking 50µA. There is no internal pull-up resistor; an external pull-up resistor must be used.

**PWRGD (Pin 6):** Power Good Pin. The PWRGD pin is an open-collector output that actively pulls low if the output is less than 90% of the nominal output value. The PWRGD pin is capable of sinking 50µA. There is no internal pull-up resistor, an external pull-up resistor must be used.

**TEMP (Pin 7):** Temperature Output. The TEMP pin outputs a voltage proportional to the average junction temperature. The pin voltage is 250mV for 25°C and has a slope of 10mV/°C. The TEMP pin output impedance is approximately 1500 $\Omega$ . The TEMP pin is stable with no bypass capacitor or with a bypass capacitor with a value between 100pF and 1nF. A 100pF capacitor is recommended to improve TEMP pin power supply rejection.

**I**<sub>MON</sub> (**Pin 8**): Output Current Monitor. This pin is the collector of a PNP current mirror that outputs 1/500th of the power PNP current. The I<sub>MON</sub> pin requires a small (22nF minimum) decoupling capacitor. In applications where the I<sub>MON</sub> pin is used in an external feedback network (current sharing, cable drop compensation, etc.) smaller bypass capacitance values may be used to ensure stability of the external feedback network. If not used, tie I<sub>MON</sub> to GND.

**I**<sub>MIN</sub> (Pin 9): Minimum Output Current Programming Pin. This pin is the collector of a PNP current mirror that outputs 1/2000th of the power PNP load current. This pin is also the input to the minimum output current fault comparator. Connecting a resistor between I<sub>MIN</sub> and GND sets the minimum output current fault threshold. For detailed information on how to set the I<sub>MIN</sub> pin resistor value, please see the Operation section. A small external decoupling capacitor (10nF minimum) is required to improve I<sub>MIN</sub> PSRR. If minimum output current programming is not required, float the I<sub>MIN</sub> pin (unconnected).

**I**<sub>MAX</sub> (Pin 10): Precision Current Limit Programming Pin. This pin is the collector of a current mirror PNP that is 1/500th the size of the output power PNP. This pin is also the input to the current limit amplifier. Current limit threshold is set by connecting a resistor between the I<sub>MAX</sub> pin and GND. For detailed information on how to set the I<sub>MAX</sub> pin resistor value, please see the Operation section. The I<sub>MAX</sub> pin requires a 22nF decoupling capacitor to ground. If not used, tie I<sub>MAX</sub> to GND.



# PIN FUNCTIONS

REF/BYP (Pin 11): Bypass/Soft-Start. Connecting a capacitor from this pin to GND bypasses the LT3055's reference noise and soft starts the reference. A 10nF bypass capacitor typically reduces output voltage noise to 25µV<sub>RMS</sub> in a 10Hz to 100kHz bandwidth. Soft-start time is directly proportional to BYP/SS capacitor value. If the LT3055 is placed in shutdown, BYP/SS is actively pulled low by an internal device to reset soft-start. If low noise or soft-start performance is not required, this pin must be left floating (unconnected). Do not drive this pin with any active circuitry. Because the REF/BYP pin is the reference input to the error amplifier, stray capacitance at this point should be minimized. Special attention should be given to any stray capacitances that can couple external signals onto the REF/BYP pin producing undesirable output transients or ripple. A minimum REF/BYP capacitance of 100pF is recommended.

**GND (Pin 12, Pin 13, Exposed Pad Pin 17):** Ground. The exposed pad of the DFN and MSOP packages is an electrical connection to GND. To ensure proper electrical and thermal performance, solder Pin 17 to the PCB ground and tie it directly to Pins 12, 13. Connect the bottom of the output voltage setting resistor divider directly to GND (Pin 12) for optimum load regulation. **ADJ (Pin 14):** Adjust. This pin is the error amplifier's inverting terminal. The typical bias current of 15nA flows out of the pin (see the ADJ pin Bias Current vs Temperature curve in the Typical Performance Characteristics section). The ADJ pin voltage is 600mV referenced to GND.

Connecting a capacitor from ADJ to OUT reduces output noise and improves transient response for output voltages greater than 600mV. See the Applications information section for calculating the value of the feedforward capacitor.

**OUT (Pins 15,16):** Output. These pins supply power to the load. Stability requirements demand a minimum  $3.3\mu$ F ceramic output capacitor with an ESR <  $1\Omega$  to prevent oscillations. For output voltages less than 1.2V, a minimum  $4.7\mu$ F ceramic output capacitor is required. Large load transient applications require larger output capacitors to limit peak voltage transients. See the Applications Information section for details on output capacitance and reverse output characteristics. Permissible output voltage range is 600mV to 40V.



Figure 1. Kelvin Sense Connection



30551

### **BLOCK DIAGRAM**



Figure 2



3055f

# OPERATION

#### I<sub>MON</sub> Pin Operation (Current Monitor)

The I<sub>MON</sub> pin is the collector of a PNP which mirrors the LT3055 output PNP at a ratio of 1:500 (see Block Diagram). There is additional circuitry which compensates for early voltage variation by regulating the collector of the I<sub>MON</sub> mirror PNP at the output voltage. This circuitry is active for V<sub>IMON</sub>  $\leq$  (V<sub>OUT</sub> – 500mV). For the range where the early voltage compensation circuit is active, calculate the output current from the simple equation:

$$I_{OUT} = 500 \bullet \frac{V_{IMON}}{R_{IMON}}$$

For  $V_{IMON} > (V_{OUT}-500mV)$ , the  $I_{MON}$  mirror PNP collector is  $V_{IMON} + VDS_{SAT}$  (500mV at 500mA). Early voltage effects increase the  $I_{OUT}$  to  $I_{MON}$  ratio as  $V_{IMON}$  increases.



Figure 3a. I<sub>OUT</sub>:I<sub>IMON</sub> Ratio vs V<sub>OUT</sub>



Figure 3b. I<sub>OUT</sub>:I<sub>IMON</sub> Ratio vs V<sub>IMON</sub>

In addition, if  $V_{IN} - V_{IMON} < 1V$ , the  $I_{MON}$  mirror PNP saturates at high loads, causing the  $I_{OUT}$ -to- $I_{MON}$  ratio to increase quickly. The  $I_{MON}$  mirror ratio is affected by power dissipation in the LT3055; it increases at a rate of approximately 0.5 percent per watt.

#### **Open-Circuit Detection (I<sub>MIN</sub> Pin)**

The I<sub>MIN</sub> pin is the collector of a PNP which mirrors the LT3055 output PNP at a ratio of 1:2000 (see Block Diagram). The I<sub>MIN</sub> fault comparator asserts the FAULT1 pin if the I<sub>MIN</sub> pin voltage is below 0.6V. This low output current fault threshold voltage (I<sub>OPEN</sub>) is set by attaching a resistor from I<sub>MIN</sub> to GND:

$$R_{IMIN} = 2000 \bullet \frac{0.6}{I_{OPEN}}$$

If the open-circuit detection function is not needed, the  $I_{MIN}$  pin must be left floating (unconnected). A small decoupling capacitor (10nF minimum) from  $I_{MIN}$  to GND is required to improve  $I_{MIN}$  pin power supply rejection and to prevent FAULT1 pin glitches. See the Typical Performance Characteristics section for additional information.

#### I<sub>MAX</sub> Pin Operation

The I<sub>MAX</sub> pin is the collector of a PNP which mirrors the LT3055 output PNP at a ratio of 1:500 (see Block Diagram). The I<sub>MAX</sub> pin is also the input to the precision current limit amplifier. If the output load increases to the point where it causes the I<sub>MAX</sub> pin voltage to reach 0.6V, the current limit amplifier takes control of the output regulation so that the I<sub>MAX</sub> pin regulates at 0.6V, regardless of the output voltage. The current limit threshold (I<sub>LIMIT</sub>) is set by connecting a resistor (R<sub>IMAX</sub>) from I<sub>MAX</sub> to GND:

$$R_{IMAX} = 500 \bullet \frac{0.6V}{I_{LIMIT}}$$

In cases where the IN to OUT differential voltage exceeds 10V, fold-back current limit lowers the internal current limit level, possibly causing it to override the external programmable current limit. See the Internal Current Limit vs  $V_{IN}$ - $V_{OUT}$  graph in the Typical Performance Characteristics section.



30551

# **OPERATION**

The I<sub>MAX</sub> pin requires a 22nF decoupling capacitor. If the external programmable current limit is not needed, the I<sub>MAX</sub> pin must be connected to GND. The I<sub>MAX</sub> threshold is affected by power dissipation in the LT3055; it increases at a rate of approximately 0.5 percent per watt.

#### **FAULT** Pins Operation

The FAULT1 and FAULT2 pins are open-drain high voltage NMOS digital outputs. The FAULT1 pin asserts during a low current fault (open circuit). The FAULT2 pin asserts during a current limit fault (internal or externally programmed). Both FAULT1 and FAULT2 assert during thermal shutdown. There is no internal pull-up on the FAULT pins; an external pull-up resistor is required. The FAULT pins sink up to 50µA of pull-down current. Off state logic may be as high as 45V, regardless of the input voltage used.

#### Table 1. FAULT Pins Truth Table

| STATUS           | FAULT1 | FAULT2 |
|------------------|--------|--------|
| Open Circuit     | Low    | High   |
| Current Limit    | High   | Low    |
| Thermal Shutdown | Low    | Low    |

Depending on the I<sub>MIN</sub> capacitance, BYP capacitance, and OUT capacitance, the FAULT pins may assert during start-up. Consideration should be given to masking the fault signals during start-up. The FAULT pin circuitry is inactive (not asserted) during shutdown and when the OUT pin is pulled above IN pin.

#### **PWRGD Pin Operation**

The PWRGD pin is an open-drain high voltage NMOS digital output. The PWRGD pin deasserts and becomes high impedance if the output rises above 90% of its nominal value. If the output falls below 89% of its nominal value for more than 25µs, the PWRGD pin asserts low. The PWRGD comparator has 1% hysteresis and 25µs of deglitching. The PWRGD comparator has a dedicated reference that does not soft-start when a capacitor is added to the REF/BYP pin.

#### **Operation in Dropout**

There may be some degradation of the current mirror accuracy for output currents less than 50mA when operating in dropout.

# **APPLICATIONS INFORMATION**

The LT3055 is a micropower, low noise and low dropout voltage, 500mA linear regulator with micropower shutdown, programmable current limit, and diagnostic functions. The device supplies up to 500mA at a typical dropout voltage of 350mV and operates over a 2.2V to 45V input range.

A single external capacitor provides low noise reference performance and output soft-start functionality. For example, connecting a 10nF capacitor from the REF/BYP pin to GND lowers output noise to 25µV<sub>BMS</sub> over a 10Hz to 100kHz bandwidth. This capacitor also soft starts the reference and prevents output voltage overshoot at turn-on.

The LT3055's quiescent current is merely 65µA but provides fast transient response with a minimum low ESR 3.3µF ceramic output capacitor. In shutdown, guiescent current is less than 1µA and the reference soft-start capacitor is reset. The LT3055 optimizes stability and transient response with low ESR, ceramic output capacitors. The regulator does not require the addition of ESR as is common with other regulators. The LT3055 typically provides 0.1% line regulation and 0.1% load regulation. Internal protection circuitry includes reverse battery protection, reverse output protection, reverse current protection, current limit with fold-back and thermal shutdown.

This "bullet-proof" protection set makes it ideal for use in battery-powered, automotive and industrial systems.

In battery backup applications where the output is held up by a backup battery and the input is pulled to ground, the LT3055 acts like it has a diode in series with its output and prevents reverse current flow.



#### Adjustable Operation

The adjustable LT3055 has an output voltage range of 0.6V to 40V. The output voltage is set by the ratio of two external resistors, as shown in Figure 4. The device servos the output to maintain the ADJ pin voltage at 0.6V referenced to ground. The current in R1 is then equal to 0.6V/R1, and the current in R2 is the current in R1 minus the ADJ pin bias current.

The ADJ pin bias current, 16nA at 25°C, flows from the ADJ pin through R1 to GND. Calculate the output voltage using the formula in Figure 4. The value of R1 should be no greater than 62k to provide a minimum  $10\mu$ A load current so that output voltage errors, caused by the ADJ pin bias current, are minimized. Note that in shutdown, the output is turned off and the divider current is zero. Curves of ADJ Pin Voltage vs Temperature and ADJ Pin Bias Current vs Temperature appear in the Typical Performance Characteristics section.

The LT3055 is tested and specified with the ADJ pin tied to the OUT pin, yielding  $V_{OUT} = 0.6V$ . Specifications for output voltages greater than 0.6V are proportional to the ratio of the desired output voltage to 0.6V:  $V_{OUT}/0.6V$ . For example, load regulation for an output current change of 1mA to 500mA is 0.5mV (typical) at  $V_{OUT} = 0.6V$ . At  $V_{OUT} = 12V$ , load regulation is:

$$\frac{12V}{0.6V}$$
•(0.5mV)=10mV

Table 2 shows 1% resistor divider values for some common output voltages with a resistor divider current of  $10\mu A$ .

| Table 2. | Output | Voltage | Resistor | Divider | Values |
|----------|--------|---------|----------|---------|--------|
|----------|--------|---------|----------|---------|--------|

| R1 (kΩ) | R2 (kΩ)                                |
|---------|----------------------------------------|
| 60.4    | 60.4                                   |
| 59      | 88.7                                   |
| 59      | 118                                    |
| 60.4    | 191                                    |
| 59      | 237                                    |
| 61.9    | 280                                    |
| 59      | 432                                    |
|         | 60.4<br>59<br>59<br>60.4<br>59<br>61.9 |



Figure 4. Adjustable Operation

#### **Bypass Capacitance and Output Voltage Noise**

The LT3055 regulator provides low output voltage noise over a 10Hz to 100kHz bandwidth while operating at full load with the addition of a bypass capacitor ( $C_{REF/BYP}$ ) from the REF/BYP pin to GND. A high quality low leakage capacitor is recommended. This capacitor bypasses the internal reference of the regulator, providing a low frequency noise pole for the internal reference. With the use of 10nF for  $C_{REF/BYP}$ , output voltage noise decreases to as low as  $25\mu V_{RMS}$  when the output voltage is set for 0.6V. For higher output voltages (generated by using a feedback resistor divider), the output voltage noise gains up proportionately when using  $C_{REF/BYP}$ .

To lower the higher output voltage noise, include a feedforward capacitor ( $C_{FF}$ ) from  $V_{OUT}$  to the ADJ pin. A high quality, low leakage capacitor is recommended. This capacitor bypasses the error amplifier of the regulator, providing an additional low frequency noise pole. With the use of 10nF for both  $C_{FF}$  and  $C_{REF/BYP}$ , output voltage noise decreases to  $25\mu V_{RMS}$  when the output voltage is set to 5V by a  $10\mu A$  feedback resistor divider. If the current in the feedback resistor divider is doubled,  $C_{FF}$  must also be doubled to achieve equivalent noise performance.

Higher values of output voltage noise can occur if care is not exercised with regard to circuit layout and testing. Crosstalk from nearby traces induces unwanted noise onto the LT3055's output. Power supply ripple rejection must also be considered. The LT3055 regulator does not have unlimited power supply rejection and passes a small portion of the input noise through to the output.



3055f

Using a feedforward capacitor ( $C_{FF}$ ) from  $V_{OUT}$  to the ADJ pin has the added benefit of improving transient response for output voltages greater than 0.6V. With no feedforward capacitor, the settling time increases as the output voltage increases above 0.6V. Use the equation in Figure 5 to determine the minimum value of  $C_{FF}$  to achieve a transient response that is similar to the 0.6V output voltage performance regardless of the chosen output voltage (See Figure 6 and Transient Response in the Typical Performance Characteristics section).

During start-up, the internal reference soft-starts when a bypass capacitor is present. Regulator start-up time is directly proportional to the size of the bypass capacitor (See Start-Up Time vs REF/BYP Capacitor in the Typical Performance Characteristics section). The reference bypass capacitor is actively pulled low during shutdown to reset the internal reference.

Start-up time is also affected by the presence of a feedforward capacitor. Start-up time is directly proportional to the size of the feedforward capacitor and the output voltage, and is inversely proportional to the feedback resistor divider current, slowing to 15ms with a 10nF feedforward capacitor and a 10 $\mu$ F output capacitor for an output voltage set to 5V by a 10 $\mu$ A feedback resistor divider.

#### **Output Capacitance and Transient Response**

The LT3055 regulator is stable with a wide range of output capacitors. The ESR of the output capacitor affects stability. most notably with small capacitors. Use a minimum output capacitor of  $3.3\mu$ F with an ESR of  $1\Omega$  or less to prevent oscillations. If a feedforward capacitor is used with output voltages set for greater than 24V, use a minimum output capacitor of 10µF. The LT3055 is a micropower device and output load transient response is a function of output capacitance. Larger values of output capacitance decrease the peak deviations and provide improved transient response for larger load current changes. Bypass capacitors, used to decouple individual components powered by the LT3055, increase the effective output capacitor value. For applications with large load current transients, a low ESR ceramic capacitor in parallel with a bulk tantalum capacitor often provides an optimally damped response.







Figure 6. Transient Response vs Feedforward Capacitor

Give extra consideration to the use of ceramic capacitors. Manufacturers make ceramic capacitors with a variety of dielectrics, each with different behavior across temperature and applied voltage. The most common dielectrics are specified with EIA temperature characteristic codes of Z5U, Y5V, X5R and X7R. The Z5U and Y5V dielectrics provide high C-V products in a small package at low cost, but exhibit strong voltage and temperature coefficients, as shown in Figures 7 and 8. When used with a 5V regulator, a 16V 10 $\mu$ F Y5V capacitor can exhibit an effective value as low as 1 $\mu$ F to 2 $\mu$ F for the DC bias voltage applied, and over the operating temperature range. The X5R and X7R dielectrics yield much more stable characteristics and are more suitable for use as the output capacitor.

The X7R type works over a wider temperature range and has better temperature stability, while the X5R is less expensive and is available in higher values. Care still must be exercised when using X5R and X7R capacitors; the X5R and X7R codes only specify operating temperature range





Figure 7. Ceramic Capacitor DC Bias Characteristics



Figure 8. Ceramic Capacitor Temperature Characteristics

and maximum capacitance change over temperature. Capacitance change due to DC bias with X5R and X7R capacitors is better than Y5V and Z5U capacitors, but can still be significant enough to drop capacitor values below appropriate levels. Capacitor DC bias characteristics tend to improve as component case size increases, but expected capacitance at operating voltage should be verified.

Voltage and temperature coefficients are not the only sources of problems. Some ceramic capacitors have a piezoelectric response. A piezoelectric device generates voltage across its terminals due to mechanical stress, similar to the way a piezoelectric accelerometer or microphone works. For a ceramic capacitor, the stress is induced by vibrations in the system or thermal transients. The resulting voltages produced cause appreciable amounts of noise. A ceramic capacitor produced the trace in



Figure 9. Noise Resulting from Tapping On a Ceramic Capacitor

Figure 9 in response to light tapping from a pencil. Similar vibration induced behavior can masquerade as increased output voltage noise.

#### **Stability and Input Capacitance**

Low ESR, ceramic input bypass capacitors are acceptable for applications without long input leads. However, applitions connecting a power supply to an LT3055 circuit's IN and GND pins with long input wires combined with a low ESR, ceramic input capacitors are prone to voltage spikes, reliability concerns and application-specific board oscillations.

The input wire inductance found in many battery-powered applications, combined with the low ESR ceramic input capacitor, forms a high Q LC resonant tank circuit. In some instances this resonant frequency beats against the output current dependent LDO bandwidth and interferes with proper operation. Simple circuit modifications/solutions are then required. This behavior is not indicative of LT3055 instability, but is a common ceramic input bypass capacitor application issue.

The self-inductance, or isolated inductance, of a wire is directly proportional to its length. Wire diameter is not a major factor on its self-inductance. For example, the selfinductance of a 2-AWG isolated wire (diameter =  $0.26^{\circ}$ ) is about half the self-inductance of a 30-AWG wire (diameter =  $0.01^{\circ}$ ). One foot of 30-AWG wire has approximately 465nH of self-inductance.

Two methods can reduce wire self-inductance. One method divides the current flowing towards the LT3055 between 3055f

two parallel conductors. In this case, the farther apart the wires are from each other, the more the self-inductance is reduced; up to a 50% reduction when placed a few inches apart. Splitting the wires connects two equal inductors in parallel, but placing them in close proximity creates mutual inductance adding to the self-inductance. The second and most effective way to reduce overall inductance is to place both forward and return current conductors (the input and GND wires) in very close proximity. Two 30-AWG wires separated by only 0.02", used as forward- and return-current conductors, reduce the overall self-inductance to approximately one-fifth that of a single isolated wire.

If a battery, mounted in close proximity, powers the LT3055, a 10 $\mu$ F input capacitor suffices for stability. However, if a distant supply powers the LT3055, use a larger value input capacitor. Use a rough guideline of 1 $\mu$ F (in addition to the 10 $\mu$ F minimum) per 8 inches of wire length. The minimum input capacitance needed to stabilize the application also varies with power supply output impedance variations. Placing additional capacitance on the LT3055's output also helps. However, this requires an order of magnitude more capacitance in comparison with additional LT3055 input bypassing. Series resistance between the supply and the LT3055 input also helps stabilize the application; as little as 0.1 $\Omega$  to 0.5 $\Omega$  suffices. This impedance dampens the

LC tank circuit at the expense of dropout voltage. A better alternative is to use higher ESR tantalum or electrolytic capacitors at the LT3055 input in place of ceramic capacitors.

#### **Paralleling Devices**

Higher output current is obtained by paralleling multiple LT3055 together. Tie the individual OUT pins together and tie the individual IN pins together. An external NPN or NMOS current mirror is used in combination with the LT3055  $I_{MON}$  pins to create a simple amplifier. This amplifier injects current into or out of the feedback divider of the slave LT3055 in order to ensure that the  $I_{MON}$  currents from each LT3055 are equal.

In Figure 10, this is implemented using inexpensive 2N3904 NPN devices. Precision 1k resistors provide 1V emitter degeneration at full load to guarantee good current mirror matching. The feedback resistors of the slave LT3055 are split into sections to ensure adequate headroom for the slave 2N3904. A 1nF capacitor added to the  $I_{MON}$  pin of the slave device frequency compensates the feedback loop.

This circuit architecture is scalable to as many LT3055s as are needed simply by extending the current mirror and adding slave LT3055 devices.



Figure 10. Parallel Devices



Spreading the devices on the PC board also spreads the heat. Series input resistors can further spread the heat if the input-to-output differential is high.

#### **Overload Recovery**

Like many IC power regulators, the LT3055 has safe operating area protection. The safe area protection decreases current limit as input-to-output voltage increases, and keeps the power transistor inside a safe operating region for all values of input-to-output voltage. The LT3055 provides some output current at all values of input-to-output voltage up to the device breakdown.

When power is first applied, the input voltage rises and the output follows the input; allowing the regulator to start-up into very heavy loads. During start-up, as the input voltage is rising, the input-to-output voltage differential is small, allowing the regulator to supply large output currents. With a high input voltage, a problem can occur wherein the removal of an output short will not allow the output to recover. Other regulators, such as the LT1083/LT1084/ LT1085 family and LT1764A also exhibit this phenomenon. so it is not unique to the LT3055. The problem occurs with a heavy output load when the input voltage is high and the output voltage is low. Common situations are immediately after the removal of a short circuit or if the shutdown pin is pulled high after the input voltage is already turned on. The load line intersects the output current curve at two points. If this happens, there are two stable output operating points for the regulator. With this double intersection, the input power supply needs to be cycled down to zero and back up again to recover the output.

#### **Thermal Considerations**

The LT3055's maximum rated junction temperature of 125°C (E-, I-grades) or 150°C (MP-, H-grades) limits its power handling capability. Two components comprise the power dissipated by the device:

1. Output current multiplied by the input/output voltage differential:

 $I_{OUT} \bullet (V_{IN} - V_{OUT}),$  and

2. GND pin current multiplied by the input voltage:

 $\mathsf{I}_{\mathsf{GND}} \bullet \mathsf{V}_{\mathsf{IN}}$ 

20

GND pin current is determined using the GND Pin Current curves in the Typical Performance Characteristics section. Power dissipation equals the sum of the two components listed above.

The LT3055 regulator has internal thermal limiting that protects the device during overload conditions. For continuous normal conditions, do not exceed the maximum junction temperature of 125°C (E-, I-grades) or 150°C (MP-, H-grades). Carefully consider all sources of thermal resistance from junction-to-ambient including other heat sources mounted in proximity to the LT3055.

The undersides of the LT3055 DFN and MSE packages have exposed metal from the lead frame to the die attachment. These packages allow heat to directly transfer from the die junction to the printed circuit board metal to control maximum operating junction temperature. The dual-inline pin arrangement allows metal to extend beyond the ends of the package on the topside (component side) of a PCB. Connect this metal to GND on the PCB. The multiple IN and OUT pins of the LT3055 also assist in spreading heat to the PCB.

For surface mount devices, heat sinking is accomplished by using the heat spreading capabilities of the PC board and its copper traces. Copper board stiffeners and plated through-holes also can spread the heat generated by power devices.

Tables 3 and 4 list thermal resistance as a function of copper area in a fixed board size. All measurements were taken in still air on a 4-layer FR-4 board with 1oz solid internal planes, and 2oz external trace planes with a total board thickness of 1.6mm. For further information on thermal resistance and using thermal information, refer to JEDEC standard JESD51, notably JESD51-12.

#### Table 3. MSOP Measured Thermal Resistance

| COPPER AREA |            |                   | THERMAL RESISTANCE    |
|-------------|------------|-------------------|-----------------------|
| TOPSIDE     | BACKSIDE   | <b>BOARD AREA</b> | (JUNCTION-TO-AMBIENT) |
| 2500 sq mm  | 2500 sq mm | 2500 sq mm        | 35°C/W                |
| 1000 sq mm  | 2500 sq mm | 2500 sq mm        | 36°C/W                |
| 225 sq mm   | 2500 sq mm | 2500 sq mm        | 37°C/W                |
| 100 sq mm   | 2500 sq mm | 2500 sq mm        | 39°C/W                |



| Tuble 4. DI N Meas     |                   |                                             |  |  |  |
|------------------------|-------------------|---------------------------------------------|--|--|--|
| COPPER AREA<br>Topside | <b>BOARD AREA</b> | THERMAL RESISTANCE<br>(JUNCTION-TO-AMBIENT) |  |  |  |
| 2500 sq mm             | 2500 sq mm        | 36°C/W                                      |  |  |  |
| 1000 sq mm             | 2500 sq mm        | 37°C/W                                      |  |  |  |
| 225 sq mm              | 2500 sq mm        | 38°C/W                                      |  |  |  |
| 100 sq mm              | 2500 sq mm        | 40°C/W                                      |  |  |  |

#### Table 4. DFN Measured Thermal Resistance

#### **Calculating Junction Temperature**

Example: Given an output voltage of 5V, an input voltage range of  $12V \pm 5\%$ , a maximum output current range of 75mA and a maximum ambient temperature of 85°C, what is the maximum junction temperature?

The power dissipated by the device equals:

 $I_{OUT(MAX)} \bullet (V_{IN(MAX)} - V_{OUT}) + I_{GND} \bullet V_{IN(MAX)}$ 

where:

 $I_{OUT(MAX)} = 75mA$  $V_{IN(MAX)} = 12.6V$ 

 $I_{GND}$  at ( $I_{OUT}$  = 75mA,  $V_{IN}$  = 12V) = 3.5mA

So:

 $P = 75mA \bullet (12.6V - 5V) + 3.5mA \bullet 12.6V = 0.614W$ 

Using a DFN package, the thermal resistance ranges from 36°C/W to 40°C/W depending on the copper area. So the junction temperature rise above ambient approximately equals:

 $0.614W \bullet 40^{\circ}C/W = 24.6^{\circ}C$ 

The maximum junction temperature equals the maximum ambient temperature plus the maximum junction temperature rise above ambient or:

 $T_{JMAX} = 85^{\circ}C + 24.6^{\circ}C = 110^{\circ}C$ 

#### **Protection Features**

The LT3055 incorporates several protection features that make it ideal for use in battery-powered circuits. In addition to the normal protection features associated with monolithic regulators, such as current limiting and thermal limiting, the device also protects against reverse input voltages, reverse output voltages and reverse output-to-input voltages.

Current limit protection and thermal overload protection protect the device against current overload conditions at the output of the device. For normal operation, do not exceed a junction temperature of 125°C (E-, I-grades) or 150°C (MP-, H-grades).

The LT3055 IN pin withstands reverse voltages of 50V. The device limits current flow to less than  $1\mu$ A (typically less than 25nA) and no negative voltage appears at OUT. The device protects both itself and the load against batteries that are plugged in backwards.

The LT3055 incurs no damage if its output is pulled below ground. If the input is left open circuit or grounded, the output can be pulled below ground by 50V. No current flows through the pass transistor from the output. However, current flows in (but is limited by) the feedback resistor divider that sets the output voltage. Current flows from the bottom resistor in the divider and from the ADJ pin's internal clamp through the top resistor in the divider to the external circuitry pulling OUT below ground. If the input is powered by a voltage source, the output sources current equal to its current limit capability and the LT3055 protects itself by thermal limiting. In this case, grounding the SHDN pin turns off the device and stops the output from sourcing current.





### PACKAGE DESCRIPTION

Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.



**MSE Package** 

- 4. DIMENSION DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS. INTERLEAD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.152mm (.006") PER SIDE
- 5. LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.102mm (.004") MAX

6. EXPOSED PAD DIMENSION DOES INCLUDE MOLD FLASH. MOLD FLASH ON E-PAD SHALL NOT EXCEED 0.254mm (.010") PER SIDE.



### PACKAGE DESCRIPTION

Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.



**DE Package** 

5. EXPOSED PAD SHALL BE SOLDER PLATED

6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE

TOP AND BOTTOM OF PACKAGE



# TYPICAL APPLICATION

#### **Cable Drop Compensation**



# **RELATED PARTS**

| PART NUMBER     | DESCRIPTION                                                             | COMMENTS                                                                                                                                                                                                                                                                                                                                                                        |
|-----------------|-------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LT1761          | 100mA, Low Noise LDO                                                    | 300mV Dropout Voltage, Low Noise: 20µV <sub>RMS</sub> , V <sub>IN</sub> : 1.8V to 20V, ThinSOT™ Package                                                                                                                                                                                                                                                                         |
| LT1762          | 150mA, Low Noise LDO                                                    | 300mV Dropout Voltage, Low Noise: 20µV <sub>RMS</sub> , V <sub>IN</sub> : 1.8V to 20V, MS8 Package                                                                                                                                                                                                                                                                              |
| LT1763          | 500mA, Low Noise LDO                                                    | 300mV Dropout Voltage, Low Noise: 20µV <sub>RMS</sub> , V <sub>IN</sub> : 1.8V to 20V, SO-8 Package                                                                                                                                                                                                                                                                             |
| LT1962          | 300mA, Low Noise LDO                                                    | 270mV Dropout Voltage, Low Noise: 20µV <sub>RMS</sub> , V <sub>IN</sub> : 1.8V to 20V, MS8 Package                                                                                                                                                                                                                                                                              |
| LT1964          | 200mA, Low Noise, Negative LDO                                          | 340mV Dropout Voltage, Low Noise: $30\mu V_{RMS}$ , $V_{IN}$ : -1.8V to -20V, ThinSOT Package                                                                                                                                                                                                                                                                                   |
| LT1965          | 1.1A, Low Noise, Low Dropout Linear<br>Regulator                        | 290mV Dropout Voltage, Low Noise: $40\mu V_{RMS}$ , $V_{IN}$ : 1.8V to 20V, $V_{OUT}$ : 1.2V to 19.5V, Stable with Ceramic Capacitors, TO-220, DDPak, MSOP and 3mm $\times$ 3mm DFN Packages                                                                                                                                                                                    |
| LT3008          | 20mA, 45V, 3µA I <sub>Q</sub> Micropower LDO                            | 300mV Dropout Voltage, Low I <sub>Q</sub> = 3µA, V <sub>IN</sub> : 2.0V to 45V, V <sub>OUT</sub> : 0.6V to 39.5V, ThinSOT and 2mm $\times$ 2mm DFN-6 Packages                                                                                                                                                                                                                   |
| LT3009          | 20mA, 3µA I <sub>Q</sub> Micropower LDO                                 | 280mV Dropout Voltage, Low I_Q = 3 $\mu$ A, V_IN: 1.6V to 20V, ThinSOT and SC-70 Packages                                                                                                                                                                                                                                                                                       |
| LT3010          | 50mA, High Voltage, Micropower LDO                                      | $V_{IN}$ : 3V to 80V, $V_{OUT}$ : 1.275V to 60V, $V_{DO}$ = 0.3V, $I_Q$ = 30µA, $I_{SD}$ < 1µA, Low Noise: <100µV_{RMSP-P}, Stable with 1µF Output Capacitor, Exposed MS8 Package                                                                                                                                                                                               |
| LT3011          | 50mA, High Voltage, Micropower LDO with<br>PWRGD                        | $V_{IN}$ : 3V to 80V, $V_{OUT}$ : 1.275V to 60V, $V_{DO}$ = 0.3V, $I_Q$ = 46µA, $I_{SD}$ < 1µA, Low Noise: <100µV_{RMS}, PowerGood, Stable with 1µF Output Capacitor, 3mm $\times$ 3mm DFN-10 and Exposed MS12E Packages                                                                                                                                                        |
| LT3012          | 250mA, 4V to 80V, Low Dropout Micropower<br>Linear Regulator            | $V_{IN}\!\!:$ 4V to 80V, $V_{OUT}\!\!:$ 1.24V to 60V, $V_{DO}$ = 0.4V, $I_Q$ = 40µA, $I_{SD}$ < 1µA, TSSOP-16E and 4mm $\times$ 3mm DFN-12 Packages                                                                                                                                                                                                                             |
| LT3013          | 250mA, 4V to 80V, Low Dropout Micropower<br>Linear Regulator with PWRGD | $V_{IN}$ : 4V to 80V, $V_{OUT}$ : 1.24V to 60V, $V_{DO}$ = 0.4V, $I_Q$ = 65µA, $I_{SD}$ < 1µA, PowerGood Feature, TSSOP-16E and 4mm $\times$ 3mm DFN-12 Packages                                                                                                                                                                                                                |
| LT3014/LT3014HV | 20mA, 3V to 80V, Low Dropout Micropower<br>Linear Regulator             | $V_{IN}$ : 3V to 80V (100V for 2ms, LT3014HV Version), $V_{OUT}$ : 1.22V to 60V, $V_{DO}$ = 0.35V, $I_Q$ = 7µA, $I_{SD}$ < 1µA, ThinSOT and 3mm $\times$ 3mm DFN-8 Packages                                                                                                                                                                                                     |
| LT3080/LT3080-1 | 1.1A, Parallelable, Low Noise, Low Dropout<br>Linear Regulator          | 300mV Dropout Voltage (2-Supply Operation), Low Noise: $40\mu V_{RMS}$ , $V_{IN}$ : 1.2V to 36V, $V_{OUT}$ : 0V to 35.7V, Current-Based Reference with 1-Resistor $V_{OUT}$ Set, Directly Parallelable (No Op Amp Required), Stable with Ceramic Capacitors, TO-220, SOT-223, MSOP and 3mm $\times$ 3mm DFN Packages, LT3080-1 Version Has Integrated Internal Ballast Resistor |
| LT3050          | 100mA LDO with Diagnostics and Precision<br>Current Limit               | 340mV Dropout Voltage, Low Noise: $20\mu V_{RMS},V_{IN}\!\!:$ 1.8V to 45V, DFN and MSOP Packages                                                                                                                                                                                                                                                                                |
| LT3060          | 100mA, Low Noise LDO with Soft-Start                                    | 300mV Dropout Voltage, Low Noise: 20µV <sub>RMS</sub> , V <sub>IN</sub> : 1.8V to 45V, DFN Package                                                                                                                                                                                                                                                                              |

